docs.unity.cn
    Show / Hide Table of Contents

    Method vrhaddq_s8

    vrhaddq_s8(v128, v128)

    Signed Rounding Halving Add. This instruction adds corresponding signed integer values from the two source SIMD&FP registers, shifts each result right one bit, places the results into a vector, and writes the vector to the destination SIMD&FP register.The results are rounded. For truncated results, see SHADD.Depending on the settings in the CPACR_EL1, CPTR_EL2, and CPTR_EL3 registers, and the current Security state and Exception level, an attempt to execute the instruction might be trapped.
    Equivalent instruction: SRHADD Vd.16B,Vn.16B,Vm.16B

    Declaration
    public static v128 vrhaddq_s8(v128 a0, v128 a1)
    Parameters
    Type Name Description
    v128 a0

    128-bit vector a0

    v128 a1

    128-bit vector a1

    Returns
    Type Description
    v128

    128-bit vector

    Back to top Copyright © 2022 Unity Technologies
    Generated by DocFX
    on Thursday, June 9, 2022
    Terms of use